











**DRV8313** 





SLVSBA5D - OCTOBER 2012 - REVISED APRIL 2016

# DRV8313 2.5-A Triple 1/2-H Bridge Driver

#### **Features**

- Triple 1/2-H Bridge Driver IC
  - 3-Phase brushless DC Motors
  - Solenoid and Brushed DC Motors
- High Current-Drive Capability: 2.5-A Peak
- Low MOSFET ON-Resistance
- Independent 1/2-H-Bridge Control
- Uncommitted Comparator Can Be Used for **Current Limit or Other Functions**
- Built-In 3.3-V 10-mA LDO Regulator
- 8-V to 60-V Operating Supply-Voltage Range
- Sleep Mode for Standby Operation
- Small Package and Footprint
  - 28-Pin HTSSOP (PowerPAD™ Package)
  - 36-Pin VQFN

# **Applications**

- Camera Gimbals
- **HVAC Motors**
- Office Automation Machines
- Factory Automation and Robotics

# 3 Description

The DRV8313 provides three individually controllable half-H-bridge drivers. The device is intended to drive a three-phase brushless-DC motor, although it can also be used to drive solenoids or other loads. Each output driver channel consists of N-channel power MOSFETs configured in a 1/2-H-bridge configuration. Each 1/2-H-bridge driver has a dedicated ground terminal, which allows independent external current sensing.

An uncommitted comparator is integrated into the DRV8313, which allows for the construction of current-limit circuitry or other functions.

Internal protection functions are provided for undervoltage, charge pump faults, overcurrent, short circuits, and overtemperature. Fault conditions are indicated by the nFAULT pin.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| DD\/0242    | HTSSOP (28) | 9.70 mm × 4.40 mm |
| DRV8313     | VQFN (36)   | 6.00 mm × 6.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                           | 8 Application and | d Implementation        | 15              |
|---|--------------------------------------|-------------------|-------------------------|-----------------|
| 2 | Applications 1                       | 8.1 Application I | Information             | 15              |
| 3 | Description 1                        | 8.2 Typical Appl  | lications               | 15              |
| 4 | Revision History2                    | 9 Power Supply    | Recommendations         | <mark>22</mark> |
| 5 | Pin Configuration and Functions3     | 9.1 Bulk Capaci   | tance                   | 22              |
| 6 | Specifications4                      | 10 Layout         |                         | 23              |
| ٠ | 6.1 Absolute Maximum Ratings         |                   | idelines                |                 |
|   | 6.2 ESD Ratings                      | 10.2 Layout Exa   | ample                   | 23              |
|   | 6.3 Recommended Operating Conditions | 10.3 Thermal Co   | onsiderations           | 25              |
|   | 6.4 Thermal Information              | 10.4 Power Diss   | sipation                | 25              |
|   | 6.5 Electrical Characteristics 6     |                   | cumentation Support     |                 |
|   | 6.6 Switching Characteristics        |                   | ation Support           |                 |
|   | 6.7 Typical Characteristics8         | 11.2 Community    | y Resources             | 26              |
| 7 | Detailed Description 10              | 11.3 Trademark    | (S                      | 26              |
| • | 7.1 Overview                         | 11.4 Electrostati | ic Discharge Caution    | 26              |
|   | 7.2 Functional Block Diagram         | 11.5 Glossary     | -                       | 26              |
|   | 7.3 Feature Description              | 12 Mechanical, Pa | ackaging, and Orderable |                 |
|   | 7.4 Device Functional Modes          |                   |                         | 26              |
|   |                                      |                   |                         |                 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | nanges from Revision C (November 2015) to Revision D                                                                                                                                                                                                                                | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed pin 18 of the VQFN (RHH) package from GND to RSVD                                                                                                                                                                                                                           | 4    |
| Cl       | nanges from Revision B (January 2015) to Revision C                                                                                                                                                                                                                                 | Page |
| •        | Added a new package to the Device Information table                                                                                                                                                                                                                                 | 1    |
| •        | Added a new VQFN package for the device                                                                                                                                                                                                                                             | 3    |
| <u>•</u> | Corrected a numbering error on one of the ground pins in the Pin Functions table                                                                                                                                                                                                    | 3    |
| Cl       | nanges from Revision A (November 2012) to Revision B                                                                                                                                                                                                                                | Page |
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |



# 5 Pin Configuration and Functions



#### Pin Functions

|        | PIN        |                                      |     |                                                                                                                                          |  |  |
|--------|------------|--------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME   | NO         | NO.                                  |     | DESCRIPTION                                                                                                                              |  |  |
| NAIVIE | PWP        | RHH                                  |     |                                                                                                                                          |  |  |
| COMPN  | 13         | 22                                   | ı   | Comparator negative input. Uncommitted comparator input                                                                                  |  |  |
| COMPP  | 12         | 21                                   | I   | Comparator positive input. Uncommitted comparator input                                                                                  |  |  |
| CPL    | 1          | 5                                    | PWR | Charge pump. Connect a VM-rated, 0.01-µF ceramic capacitor between CPH and CPL.                                                          |  |  |
| СРН    | 2          | 6                                    | PWR | Charge pump. Connect a VM-rated, 0.01-µF ceramic capacitor between CPH and CPL.                                                          |  |  |
| EN1    | 26         | 1                                    | I   | Channel enable. Logic high enables the 1/2-H bridge channel; internal pulldown                                                           |  |  |
| EN2    | 24         | 35                                   | I   | Channel enable. Logic high enables the 1/2-H bridge channel; internal pulldown                                                           |  |  |
| EN3    | 22         | 33                                   | I   | Channel enable. Logic high enables the 1/2-H bridge channel; internal pulldown                                                           |  |  |
| GND    | 14, 20, 28 | 3, 17, 20,<br>23, 24, 30,<br>31, 32, | PWR | Device ground. Connect to system ground                                                                                                  |  |  |
| IN1    | 27         | 2                                    | I   | Channel input. Logic high pulls 1/2-H bridge high, logic low pulls 1/2-H bridge low; no effect when ENx is low; internal pulldown input. |  |  |
| IN2    | 25         | 36                                   | I   | Channel input. Logic high pulls 1/2-H bridge high, logic low pulls 1/2-H bridge low; no effect when ENx is low; internal pulldown input. |  |  |
| IN3    | 23         | 34                                   | I   | Channel input. Logic high pulls 1/2-H bridge high, logic low pulls 1/2-H bridge low; no effect when ENx is low; internal pulldown input. |  |  |
| NC     | 21         | 4, 8, 14                             | NC  | No internal connection. Recommended net given in block diagram (if any)                                                                  |  |  |
| nCOMPO | 19         | 29                                   | OD  | Comparator output. Uncommitted comparator output; open drain requires an external pullup.                                                |  |  |
| nFAULT | 18         | 28                                   | OD  | Fault indication pin. Pulled logic-low with fault condition; open-drain output requires an external pullup.                              |  |  |
| nRESET | 16         | 26                                   | I   | Reset input. Active-low reset input initializes internal logic, clears faults, and disables the outputs, internal pulldown               |  |  |

Product Folder Links: DRV8313

(1) I = input, O = output, OD = open-drain output, PWR = power, NC = no connect



### Pin Functions (continued)

|             | PIN   |            |                     |                                                                                                                                             |  |
|-------------|-------|------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | NO    | <b>)</b> . | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                 |  |
| NAME        | PWP   | RHH        |                     |                                                                                                                                             |  |
| nSLEEP      | 17    | 27         | I                   | Sleep mode input. Logic high to enable device; logic low to enter low-power sleep mode; internal pulldown                                   |  |
| OUT1        | 5     | 10         | 0                   | Half-H bridge output, connect to the load                                                                                                   |  |
| OUT2        | 8     | 13         | 0                   | Half-H bridge output, connect to the load                                                                                                   |  |
| OUT3        | 9     | 15         | 0                   | Half-H bridge output, connect to the load                                                                                                   |  |
| PGND1       | 6     | 11         | PWR                 | Low-side FET source. Connect to GND or to low-side current-sense resistors                                                                  |  |
| PGND2       | 7     | 12         | PWR                 | Low-side FET source. Connect to GND or to low-side current-sense resistors                                                                  |  |
| PGND3       | 10    | 16         | PWR                 | Low-side FET source. Connect to GND or to low-side current-sense resistors                                                                  |  |
| RSVD        | _     | 18         | _                   | Reserved. Leave this pin disconnected.                                                                                                      |  |
| V3P3        | 15    | 25         | PWR                 | Internal regulator. Internal supply voltage; bypass to GND with a 6.3-V, 0.47-µF ceramic capacitor; up to 10-mA external load               |  |
| VCP         | 3     | 7          | PWR                 | Charge pump. Connect a 16-V, 0.1-µF ceramic capacitor to VM                                                                                 |  |
| VM          | 4, 11 | 9, 19      | PWR                 | Power supply. Connect to motor supply voltage; bypass to GND with two 0.1-μF capacitors (for each pin) plus one bulk capacitor rated for VM |  |
| Thermal pad |       |            | PWR                 | Must be connected to ground                                                                                                                 |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                                | MIN       | MAX       | UNIT |
|----------------------------------------------------------------|-----------|-----------|------|
| Power-supply voltage (VM)                                      | -0.3      | 65        | V    |
| Power supply voltage ramp rate (VM)                            | 0         | 2         | V/µs |
| Charge pump voltage (VCP, CPH)                                 | -0.3      | VM + 12   | V    |
| Charge pump negative switching pin (CPL)                       | -0.3      | VM        | V    |
| Internal regulator current output (V3P3)                       | 0         | 10        | mA   |
| Internal regulator voltage (V3P3)                              | -0.3      | 3.8       | V    |
| Control pin voltage (nRESET, nSLEEP, nFAULT, nCOMPO, ENx, INx) | -0.5      | 7         | V    |
| Comparator input-voltage (COMPP, COMPN)                        | -0.5      | 7         | V    |
| Open drain output current (nFAULT, nCOMPO)                     | 0         | 10        | mA   |
| Continuous phase node pin voltage (OUTx)                       | -0.7      | VM + 0.7  | V    |
| Continuous 1/2-H-bridge source voltage (PGNDx)                 | -600      | 600       | mV   |
| Peak output current (OUTx)                                     | Internall | y limited | Α    |
| Operating junction temperature T <sub>J</sub>                  | -40       | 150       | °C   |
| Storage temperature T <sub>stg</sub>                           | -60       | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| \/                 | Flootroototic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±3000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                           | MIN  | MAX               | UNIT |
|-------------------|-------------------------------------------|------|-------------------|------|
| VM                | Motor power-supply voltage <sup>(1)</sup> | 8    | 60                | V    |
| V <sub>IN</sub>   | Digital pin voltage                       | 0    | 5.5               | V    |
| f <sub>PWM</sub>  | Applied PWM signal on ENx, INx            | 0    | 250               | kHz  |
| $V_{GNDX}$        | PGNDx pin voltage                         | -500 | 500               | mV   |
| I <sub>V3P3</sub> | V3P3 load current                         | 0    | 10 <sup>(2)</sup> | mA   |
| T <sub>A</sub>    | Operating ambient temperature             | -40  | 125               | °C   |

<sup>(1)</sup> Both VM pins must be connected to the same supply voltage.(2) Power dissipation and thermal limits must be observed.

# 6.4 Thermal Information

|                      |                                              | DRV          | DRV8313    |      |  |
|----------------------|----------------------------------------------|--------------|------------|------|--|
|                      | THERMAL METRIC (1)                           | PWP (HTSSOP) | RHH (VQFN) | UNIT |  |
|                      |                                              | 28 PINS      | 36 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 31.6         | 31.1       | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 15.9         | 17.3       | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 5.6          | 5.6        | °C/W |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 0.2          | 0.2        | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 5.5          | 5.6        | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.4          | 1.3        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



# 6.5 Electrical Characteristics

 $T_A = 25$ °C, over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                            | TEST CONDITIONS                                                    | MIN        | TYP  | MAX      | UNIT |
|---------------------------------|--------------------------------------|--------------------------------------------------------------------|------------|------|----------|------|
| POWER                           | SUPPLIES                             |                                                                    |            |      | <u>'</u> |      |
| lvм                             | VM operating supply current          | V <sub>M</sub> = 24 V, f <sub>PWM</sub> < 50 kHz                   |            | 1    | 5        | mA   |
| VMQ                             | VM sleep-mode supply current         | V <sub>M</sub> = 24 V                                              |            | 500  | 800      | μΑ   |
| NTERN                           | IAL REGULATOR (V3P3)                 |                                                                    |            |      |          |      |
| / <sub>3P3</sub>                | V3P3 voltage                         | I <sub>OUT</sub> = 0 to 10 mA                                      | 3.1        | 3.3  | 3.52     | V    |
| .OGIC-                          | LEVEL INPUTS (nSLEEP, ENx, INx)      |                                                                    |            |      |          |      |
| / <sub>IL</sub>                 | Input low voltage                    |                                                                    |            | 0.6  | 0.7      | V    |
| / <sub>IH</sub>                 | Input high voltage                   |                                                                    | 2.2        |      | 5.25     | V    |
| / <sub>HYS</sub>                | Input hysteresis                     |                                                                    | 50         |      | 600      | mV   |
| IL                              | Input low current                    | VIN = 0                                                            | <b>-</b> 5 |      | 5        | μΑ   |
| IH                              | Input high current                   | VIN = 3.3 V                                                        |            |      | 100      | μA   |
| $R_{PD}$                        | Pulldown resistance                  |                                                                    |            | 100  |          | kΩ   |
| OPEN-D                          | DRAIN OUTPUTS (nFAULT and nCOMP      | 0)                                                                 |            |      |          |      |
| / <sub>OL</sub>                 | Output low voltage                   | I <sub>O</sub> = 5 mA                                              |            |      | 0.5      | V    |
| ОН                              | Output high leakage current          | V <sub>O</sub> = 3.3 V                                             |            |      | 1        | μA   |
| СОМРА                           | RATOR (COMPP, COMPN, nCOMPO)         |                                                                    |            |      |          |      |
| / <sub>CM</sub>                 | Common-mode input-voltage range      |                                                                    | 0          |      | 5        | V    |
| / <sub>IO</sub>                 | Input offset voltage                 |                                                                    | <b>-</b> 7 |      | 7        | mV   |
| IB                              | Input bias current                   |                                                                    | -300       |      | 300      | nA   |
| R                               | Response time                        | 100-mV step with 10-mV overdrive                                   |            |      | 2        | μs   |
| l-BRID                          | GE FETs                              |                                                                    |            |      |          |      |
|                                 | High-side FET ON-resistance          | V <sub>M</sub> = 24 V, I <sub>O</sub> = 1 A, T <sub>J</sub> = 25°C |            | 0.24 |          | Ω    |
|                                 | High-side FET ON-Tesistance          | $V_M = 24 \text{ V}, I_O = 1 \text{ A}, T_J = 85^{\circ}C^{(1)}$   |            | 0.29 | 0.39     | 12   |
| DS(on)                          | Low side FFT ON resistance           | $V_M = 24 \text{ V}, I_O = 1 \text{ A}, T_J = 25^{\circ}\text{C}$  |            | 0.24 |          | Ω    |
|                                 | Low-side FET ON-resistance           | $V_M = 24 \text{ V}, I_O = 1 \text{ A}, T_J = 85^{\circ}C^{(1)}$   |            | 0.29 | 0.39     |      |
| OFF                             | Off-state leakage current            |                                                                    | -2         |      | 2        | μΑ   |
| ROTE                            | CTION CIRCUITS                       |                                                                    |            |      |          |      |
| / <sub>UVLO</sub>               | VM undervoltage lockout voltage      | V <sub>M</sub> rising                                              |            | 6.3  | 8        | V    |
| OCP                             | Overcurrent protection trip level    |                                                                    | 3          | 5    |          | Α    |
| ОСР                             | Overcurrent protection deglitch time |                                                                    |            | 5    |          | μs   |
| Γ <sub>TSD</sub> <sup>(1)</sup> | Thermal shutdown temperature         | Die temperature                                                    | 150        | 160  | 180      | °C   |
| Γ <sub>HYS</sub> <sup>(1)</sup> | Thermal shutdown hysteresis          | Die temperature                                                    |            | 35   |          | °C   |

<sup>(1)</sup> Specification based on design and characterization data



# 6.6 Switching Characteristics

 $T_A = 25^{\circ}C, V_M = 24 V, R_L = 20 \Omega$ 

|                   | PARAMETER                               | TEST CONDITIONS | MIN | TYP M | AX | UNIT |
|-------------------|-----------------------------------------|-----------------|-----|-------|----|------|
| t <sub>1</sub>    | Delay time, ENx high to OUTx high       | INx = 1         | 130 | 3     | 30 | ns   |
| t <sub>2</sub>    | Delay time, ENx low to OUTx low         | INx = 1         | 275 | 4     | 75 | ns   |
| t <sub>3</sub>    | Delay time, ENx high to OUTx low        | INx = 0         | 100 | 3     | 00 | ns   |
| t <sub>4</sub>    | Delay time, ENx low to OUTx high        | INx = 0         | 200 | 4     | 00 | ns   |
| t <sub>5</sub>    | Delay time, INx high to OUTx high       | ENx = 1         | 300 | 5     | 00 | ns   |
| t <sub>6</sub>    | Delay time, INx low to OUTx low         | ENx = 1         | 275 | 4     | 75 | ns   |
| t <sub>r</sub>    | Output rise time, resistive load to GND |                 | 30  | 1     | 50 | ns   |
| t <sub>f</sub>    | Output fall time, resistive load to GND |                 | 30  | 1     | 50 | ns   |
| t <sub>DEAD</sub> | Output dead time                        |                 |     | 90    |    | ns   |

# (1) Specified by design and characterization data



INx = 1, Resistive Load to GND



INx = 0, Resistive Load to VM



ENx = 1, Resistive Load to GND



T0543-01

Figure 1. DRV8313 Switching Characteristics

Copyright © 2012–2016, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# 6.7 Typical Characteristics



Relative to 24 V, 25°C



# **Typical Characteristics (continued)**



Figure 10. V3P3 Regulator vs Load at VM = 24 V

Output Load (mA)



# 7 Detailed Description

### 7.1 Overview

The DRV8313 integrates three independent 2.5-A half-H bridges, protection circuits, sleep mode, fault reporting, and a comparator. The single power supply supports a wide 8-V to 60-V range, making it well-suited for motor drive applications.

# 7.2 Functional Block Diagram





### 7.3 Feature Description

# 7.3.1 Output Stage

The DRV8313 contains three half-H-bridge drivers. The source terminals of the low-side FETs of all three half-Hbridges terminate at separate pins (PGND1, PGND2, and PGND3) to allow the use of a low-side current-sense resistor on each output, if desired. The user can also connect all three together to a single low-side sense resistor, or can connect them directly to ground if current sensing is unneeded.

If using a low-side sense resistor, ensure that the voltage on the PGND1, PGND2, or PGND3 pin does not exceed ±500 mV.

The device has two VM motor power-supply pins. Connect both VM pins together to the motor-supply voltage.

#### 7.3.2 Bridge Control

The INx input pins directly control the state (high or low) of the OUTx outputs; the ENx input pins enable or disable the OUTx driver. Table 1 shows the logic:

Table 1. Logic States

| INx | ENx | OUTx |
|-----|-----|------|
| Χ   | 0   | Z    |
| 0   | 1   | L    |
| 1   | 1   | Н    |

# 7.3.3 Charge Pump

Because the output stages use N-channel FETs, the device requires a gate-drive voltage higher than the VM power supply to enhance the high-side FETs fully. The DRV8313 integrates a charge-pump circuit that generates a voltage above the VM supply for this purpose.

The charge pump requires two external capacitors for operation. See the block diagram and pin descriptions for details on these capacitors (value, connection, and so forth).

The charge pump shuts down when nSLEEP is low.

Copyright © 2012-2016, Texas Instruments Incorporated



Figure 11. DRV8313 Charge Pump



#### 7.3.4 Comparator

The DRV8313 includes an uncommitted comparator, which can find use as a current-limit comparator or for other purposes.

Figure 12 shows connections to use the comparator to sense current for implementing a current limit. Current from all three low-side FETs is sensed using a single low-side sense resistor. The voltage across the sense resistor is compared with a reference, and when the sensed voltage exceeds the reference, a current-limit condition is signaled to the controller. The V3P3 internal voltage regulator can be used to set the reference voltage of the comparator.



Figure 12. Comparator As Current Monitor

(OCP)



#### 7.3.5 Protection Circuits

The DRV8313 has full protection against undervoltage, overcurrent, and overtemperature events.

#### 7.3.5.1 Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pin falls below the undervoltage threshold voltage (V<sub>UVLO</sub>), all FETs in the Hbridge will be disabled, the charge pump will be disabled, the internal logic is reset, and the nFAULT pin will be driven low. Operation will resume when VM rises above the UVLO threshold. The nFAULT pin will be released after operation has resumed.

# 7.3.5.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level operation will automatically resume. The nFAULT pin will be released after operation has resumed.

#### 7.3.5.3 Overcurrent Protection (OCP)

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than toch, the device disables the channel experiencing the overcurrent and drives the nFAULT pin low. The driver remains off until either assertion of nRESET or the cycling of VM power.

Overcurrent conditions on both high- and low-side devices, that is, a short to ground, supply, or across the motor winding, all result in an overcurrent shutdown.

**CHARGE ERROR** H-BRIDGE **V3P3 RECOVERY FAULT** CONDITION REPORT **PUMP** VM > V<sub>UVLO</sub> VM undervoltage  $VM < V_{UVLO}$ nFAULT Disabled Disabled Operating (UVLO) (max 8 V) (max 8 V) Thermal Shutdown  $T_J > T_{TSD}$  (min 150°C)  $T_J < T_{TSD} - T_{HYS}$ ( $T_{HYS}$  typ 35°C) nFAULT Disabled Operating Operating (TSD) Overcurrent  $I_{OUT} > I_{OCP}$ (min 3 A) nFAULT Disabled nRESET Operating Operating

**Table 2. Fault Condition Summary** 

Copyright © 2012-2016, Texas Instruments Incorporated Product Folder Links: DRV8313



#### 7.4 Device Functional Modes

The DRV8313 is active unless the nSLEEP pin is brought logic low. In sleep mode the charge pump is disabled, the output FETs are disabled Hi-Z, and the V3P3 regulator is disabled. The DRV313 is brought out of sleep mode automatically if nSLEEP is brought logic high.

#### 7.4.1 nRESET and nSLEEP Operation

The nRESET pin, when driven low, resets any faults. It also disables the output drivers while it is active. The device ignores all inputs while nRESET is active. Note that there is an internal power-up-reset circuit, so that driving nRESET at power up is not required.

Driving nSLEEP low puts the device into a low-power sleep state. Entering this state disables the output drivers, stops the gate-drive charge pump, resets all internal logic (including faults), and stops all internal clocks. In this state, the device ignores all inputs until nSLEEP returns inactive-high. When returning from sleep mode, some time (approximately 1 ms) must pass before the motor driver becomes fully operational. The V3P3 regulator remains operational in sleep mode.

**Table 3. Functional Modes Summary** 

| FAULT             | CONDITION                         | H-BRIDGE  | CHARGE PUMP | V3P3      |
|-------------------|-----------------------------------|-----------|-------------|-----------|
| Operating         | 8 V < VM < 60 V<br>nSLEEP pin = 1 | Operating | Operating   | Operating |
| Sleep mode        | 8 V < VM < 60 V<br>nSLEEP pin = 0 | Disabled  | Disabled    | Disabled  |
|                   | VM undervoltage (UVLO)            | Disabled  | Disabled    | Operating |
| Fault encountered | Overcurrent (OCP)                 | Disabled  | Operating   | Operating |
|                   | Thermal shutdown (TSD)            | Disabled  | Operating   | Operating |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The DRV8313 can be used to drive Brushless-DC motors, Brushed-DC motors, and solenoid loads. The following design procedure can be used to configure the DRV8313.

# 8.2 Typical Applications

#### 8.2.1 Three-Phase Brushless-DC Motor Control

In this application, the DRV8313 is used to drive a Brushless-DC motor



Copyright © 2016, Texas Instruments Incorporated

Figure 13. BLDC Driver Application Schematic



# **Typical Applications (continued)**

### 8.2.1.1 Design Requirements

Table 4 gives design input parameters for system design.

**Table 4. Design Parameters** 

| DESIGN PARAMETER         | REFERENCE         | EXAMPLE VALUE |
|--------------------------|-------------------|---------------|
| Typical supply voltage   | VM                | 18 V          |
| Maximum voltage          | VM <sub>MAX</sub> | 36 V          |
| Target rms current       | I <sub>RMS</sub>  | 1.2 A         |
| Motor winding resistance | M <sub>R</sub>    | 0.5 Ω         |
| Motor winding inductance | M <sub>L</sub>    | 0.28 mH       |
| Motor poles              | M <sub>P</sub>    | 16 poles      |
| Motor rated RPM          | M <sub>RPM</sub>  | 4000 RPM      |
| PWM frequency            | f <sub>PWM</sub>  | 25 kHz        |

## 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Motor Voltage

Brushless-DC motors are typically rated for a certain voltage (for example 12 V and 24 V). Operating a motor at a higher voltage corresponds to a lower drive current to obtain the same motor power. A higher operating voltage also corresponds to a higher obtainable rpm. DRV8313 allows for the use of higher operating voltage because of a maximum VM rating of 60 V.

Operating at lower voltages generally allows for more accurate control of phase currents. The DRV8313 functions down to a supply of 8 V.

#### 8.2.1.2.2 Motor Commutation

The DRV8313 can drive both trapezoidal (120°) and sinusiodal (180°) commutation due to independent control of each of the three 1/2-H bridges.

Both synchronous and asynchronous rectification are supported. Synchronous rectification is achieved by applying a pulse-width-modulated (PWM) input signal to the INx pins while driving. The user can also implement asynchronous rectification by applying the PWM signal to the ENx inputs.

Table 5. Trapezoidal (120°) Commutation States

| State | C   | OUT1 (Phase l | J)   | C   | OUT2 (Phase \ | /)   | OUT3 (Phase W) |     |      |  |
|-------|-----|---------------|------|-----|---------------|------|----------------|-----|------|--|
| State | IN1 | EN1           | OUT1 | IN2 | EN2           | OUT2 | IN3            | EN3 | OUT3 |  |
| 1     | Х   | 0             | Z    | 1   | 1             | Н    | 0              | 1   | L    |  |
| 2     | 1   | 1             | Н    | Х   | 0             | Z    | 0              | 1   | L    |  |
| 3     | 1   | 1             | Н    | 0   | 1             | L    | Х              | 0   | Z    |  |
| 4     | Х   | 0             | Z    | 0   | 1             | L    | 1              | 1   | Н    |  |
| 5     | 0   | 1             | L    | Х   | 0             | Z    | 1              | 1   | Н    |  |
| 6     | 0   | 1             | L    | 1   | 1             | Н    | Х              | 0   | Z    |  |
| Brake | 0   | 1             | L    | 0   | 1             | L    | 0              | 1   | L    |  |
| Coast | X   | 0             | Z    | X   | 0             | Z    | X              | 0   | Z    |  |

Product Folder Links: DRV8313

Copyright © 2012–2016, Texas Instruments Incorporated



# 8.2.1.3 Application Curve





#### 8.2.2 Three-Phase Brushless-DC Motor Control With Current Monitor

In this application, the DRV8313 is used to drive a brushless-DC motor and the uncommitted comparator is used to monitor the motor current



Copyright © 2016, Texas Instruments Incorporated

Figure 15. Uncommitted Comparator Used As a Current Monitor

#### 8.2.2.1 Design Requirements

Table 6 gives design input parameters for system design.

**Table 6. Design Parameters** 

| DESIGN PARAMETER | REFERENCE         | EXAMPLE VALUE |
|------------------|-------------------|---------------|
| Trip current     | I <sub>TRIP</sub> | 2.5 A         |

#### 8.2.2.2 Detailed Design Procedure

# 8.2.2.2.1 Trip Current

The uncommitted comparator is configured such that the negative input COMPN is connected to the PGNDx pins. A sense resistor is placed from the PGNDx/COMPN pins to GND.

The voltage on the COMPP pin will set the current monitor trip threshold. In this case, the the nCOMPO pin will change state when COMPP and COMPN have the same potential.

$$I_{TRIP} (A) = \frac{COMPN (V)}{R_{SENSE} (\Omega)}$$
(1)



**Example:** If the desired trip current is 2.5 A

Set  $R_{SENSE} = 200 \text{ m}\Omega$ 

COMPN would have to be 0.5 V.

Create a resistor divider from V3P3 (3.3 V) to set COMPN ≈ 0.5 V.

Set R2 = 10 k $\Omega$ , set R1 = 56 k $\Omega$ 

#### 8.2.2.2.2 Sense Resistor

For optimal performance, the sense resistor must have the following characteristics:

- Surface-mount
- Low inductance
- · Rated for high enough power
- Placed closely to the motor driver

The power dissipated by the sense resistor equals  $I_{rms}^2 \times R$ . For example, if the rms motor current is 1 A and a 200-m $\Omega$  sense resistor is used, the resistor will dissipate 1 A<sup>2</sup> × 0.2  $\Omega$  = 0.2 W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, margin should be added. Measuring the actual sense-resistor temperature in a final system, along with the power MOSFETs, is always best because these are often the hottest components.

Because power resistors are larger and more expensive than standard resistors, using multiple standard resistors in parallel, between the sense node and ground is a common practice. This configuration distributes the current and heat dissipation.

# TEXAS INSTRUMENTS

#### 8.2.3 Brushed-DC and Solenoid Load



Copyright © 2016, Texas Instruments Incorporated

Figure 16. Brushed-DC and Solenoid Schematic

## 8.2.3.1 Design Requirements

Table 7 gives design input parameters for system design.

**Table 7. Design Parameters** 

| DESIGN PARAMETER           | REFERENCE              | EXAMPLE VALUE |
|----------------------------|------------------------|---------------|
| Brushed motor rms current  | I <sub>RMS, BDC</sub>  | 1.0 A         |
| Brushed motor peak current | I <sub>PEAK, BDC</sub> | 2.0 A         |
| Solenoid rms current       | I <sub>RMS</sub> , sol | 0.5 A         |
| Solenoid peak current      | I <sub>PEAK, SOL</sub> | 1.0 A         |

### 8.2.3.1.1 Detailed Design Procedure

**Table 8. Brushed-DC Control** 

| Function                    | IN1 | EN1 | IN2 | EN2 | OUT1 | OUT2 |
|-----------------------------|-----|-----|-----|-----|------|------|
| Forward                     | 1   | 1   | 0   | 1   | Н    | L    |
| Reverse                     | 0   | 1   | 1   | 1   | L    | Н    |
| Brake (low-side slow decay) | 0   | 1   | 0   | 1   | L    | L    |
| High-side slow decay        | 1   | 1   | 1   | 1   | Н    | Н    |
| Coast                       | Х   | 0   | Х   | 0   | Z    | Z    |

Table 9. Solenoid Control (High-Side Load)

| Function    | IN3 | EN3 | OUT3 |
|-------------|-----|-----|------|
| Coast / Off | X   | 0   | Z    |
| On          | 0   | 1   | L    |
| Brake       | 1   | 1   | Н    |



#### 8.2.4 Three Solenoid Loads



Figure 17. Three Independent Load Connections Schematic

# 8.2.4.1 Design Requirements

Table 10 gives design input parameters for system design.

**Table 10. Design Parameters** 

| DESIGN PARAMETER      | REFERENCE              | EXAMPLE VALUE |
|-----------------------|------------------------|---------------|
| Solenoid rms current  | I <sub>RMS, SOL</sub>  | 1.0 A         |
| Solenoid peak current | I <sub>PEAK, SOL</sub> | 1.5 A         |

# 8.2.4.1.1 Detailed Design Procedure

Table 11. Solenoid Control (high-side load)

| Function    | IN2 | EN2 | OUT2 |
|-------------|-----|-----|------|
| Coast / Off | X   | 0   | Z    |
| On          | 0   | 1   | L    |
| Brake       | 1   | 1   | Н    |

Table 12. Solenoid Control (low-side load)

| Function    | IN1 | EN1 | OUT1 |
|-------------|-----|-----|------|
| Coast / Off | X   | 0   | Z    |
| On          | 1   | 1   | Н    |
| Brake       | 0   | 1   | L    |



# 9 Power Supply Recommendations

### 9.1 Bulk Capacitance

Having an appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- The highest current required by the motor system
- The capacitance and current capability of the power supply
- · The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed dc, brushless DC, stepper)
- The motor braking method

The inductance between the power supply and the motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



Figure 18. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.



# 10 Layout

### 10.1 Layout Guidelines

The bulk capacitor should be placed to minimize the distance of the high-current path through the motor driver device. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.

Small-value capacitors should be ceramic, and placed closely to device pins.

The high-current device outputs should use wide metal traces.

The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias helps dissipate the  $l^2 \times r_{DS(on)}$  heat that is generated in the device.

In Figure 19 and Figure 20, the uncommitted comparator is not used. Because this is the case, the COMPP, COMPN, and COMPO pins are tied to GND.

# 10.2 Layout Example



Figure 19. Recommended Layout Example For HTSSOP PWP Package



# **Layout Example (continued)**



Figure 20. Recommended Layout Example For QFN RHH Package



#### 10.3 Thermal Considerations

The DRV8313 has thermal shutdown (TSD) as previously described. A die temperature in excess of 150°C (minimally) disables the device until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### 10.3.1 Heatsinking

The PowerPAD package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, add a number of vias to connect the thermal pad to the ground plane to accomplish this. On PCBs without internal planes, add copper area on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, use thermal vias to transfer the heat between the top and bottom layers.

For details about how to design the PCB, see *PowerPAD Thermally Enhanced Package* (SLMA002) and *PowerPAD Made Easy* (SLMA004), which are available at www.ti.com.

In general, providing more copper area allows the dissipation of more power.

# 10.4 Power Dissipation

The power dissipated in the output FET resistance, or r<sub>DS(on)</sub> dominates power dissipation in the DRV8313. A rough estimate of average power dissipation of each half-H-bridge when running a static load is:

$$P = r_{DS(on)} \times (I_{OUT})^2$$

#### where

- P is the power dissipation of one H-bridge,
- r<sub>DS(on)</sub> is the resistance of each FET, and
- I<sub>OUT</sub> is equal to the average current drawn by the load.

current drawn by the load. (2)

At start-up and fault conditions, this current is much higher than normal running current; remember to take these peak currents and their duration into consideration.

The total device dissipation is the power dissipated in each of the three half-H-bridges added together.

The maximum amount of power that the device can dissipate depends on ambient temperature and heatsinking.

Note that  $r_{DS(on)}$  increases with temperature, so as the device heats, the power dissipation increases. Take this into consideration when sizing the heatsink.



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation, see the following:

- Calculating Motor Driver Power Dissipation, SLVA504
- DRV8313EVM User's Guide, SLVU815
- PowerPAD™ Thermally Enhanced Package, SLMA002
- PowerPAD™ Made Easy, SLMA004
- Sensored 3-Phase BLDC Motor Control Using MSP430, SLAA503
- Understanding Motor Driver Current Ratings, SLVA505

# 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

# 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.





16-Dec-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| DRV8313PWP       | ACTIVE | HTSSOP       | PWP                | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV8313              | Samples |
| DRV8313PWPR      | ACTIVE | HTSSOP       | PWP                | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV8313              | Samples |
| DRV8313RHH       | ACTIVE | VQFN         | RHH                | 36   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV8313              | Samples |
| DRV8313RHHR      | ACTIVE | VQFN         | RHH                | 36   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | DRV8313              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

16-Dec-2016

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Feb-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8313PWPR | HTSSOP          | PWP                | 28 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| DRV8313RHHR | VQFN            | RHH                | 36 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 26-Feb-2019



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8313PWPR | HTSSOP       | PWP             | 28   | 2000 | 350.0       | 350.0      | 43.0        |
| DRV8313RHHR | VQFN         | RHH             | 36   | 2500 | 367.0       | 367.0      | 38.0        |

# RHH (S-PVQFN-N36) PLASTIC QUAD FLATPACK NO-LEAD 6,10 -A5,90 В 6,10 5,90 PIN 1 INDEX AREA 1,00 -0,20 REF 0,80 0-0-0-0-0-0-0 -SEATING PLANE □ 0,08 C 0,05 MAX 36 THERMAL PAD SIZE AND SHAPE SHOWN ON SEPARATE SHEET $\frac{1}{1}$ 36X $\frac{0,65}{0,45}$

NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

 $36X \frac{0,30}{0,18}$ 

4205094/E 06/11

F. Falls within JEDEC MO-220.



# RHH (S-PVQFN-N36)

# PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206362-5/M 11/13

NOTE: All linear dimensions are in millimeters



# RHH (S-PVQFN-N36)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



4.4 x 9.7, 0.65 mm pitch

SMALL OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224765/A



# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated