



# 16-BIT, 2 MSPS, UNIPOLAR DIFFERENTIAL INPUT, MICRO POWER SAMPLING ANALOG-TO-DIGITAL CONVERTER WITH PARALLEL INTERFACE AND REFERENCE

## **FEATURES**

- 2-MHz Sample Rate
- 16-Bit NMC Ensured Over Temperature
- Zero Latency
- Unipolar Differential Input Range: V<sub>ref</sub> to -V<sub>ref</sub>
- Onboard Reference
- Onboard Reference Buffer
- High-Speed Parallel Interface
- Power Dissipation: 175 mW at 2 MHz Typ
- Wide Digital Supply
- 8-/16-Bit Bus Transfer
- 48-Pin TQFP Package
- ESD Sensitive HBM Capability of 500 V, 1000 V at All Input Pins

## **APPLICATIONS**

- DWDM
- Instrumentation
- High-Speed, High-Resolution, Zero Latency Data Acquisition Systems
- Transducer Interface
- Medical Instruments
- Communication

#### DESCRIPTION

The ADS8412 is a 16-bit, 2 MHz A/D converter with an internal 4.096-V reference. The device includes a 16-bit capacitor-based SAR A/D converter with inherent sample and hold. The ADS8412 offers a full 16-bit interface and an 8-bit option where data is read using two 8-bit read cycles.

The ADS8412 has a unipolar differential input. It is available in a 48-lead TQFP package and is characterized over the industrial –40°C to 85°C temperature range.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLAS384 - JUNE 2003



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ORDERING INFORMATION**

| MODEL          | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY (LSB) | NO MISSING<br>CODES<br>RESOLUTION<br>(BIT) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERA-<br>TURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QUANTITY |              |                      |                      |
|----------------|-------------------------------------------|--------------------------------------------|--------------------------------------------|-----------------|-----------------------|---------------------------|-------------------------|--------------------------------|--------------|----------------------|----------------------|
| A D C C 44 C I |                                           | 00                                         | 45                                         | 40 Div TOED     | 45 40 Pir TOFP        | 252                       |                         | -40°C to                       | ADS8412IPFBT | Tape and reel<br>250 |                      |
| ADS8412I       | S8412I                                    | PER                                        | 85°C                                       | ADS8412IPFBR    | Tape and reel<br>1000 |                           |                         |                                |              |                      |                      |
| A D 00 440 ID  | 0.5.05                                    | 4 0                                        | 16                                         |                 |                       | 40                        | 40 D: TOFD              | 050                            | −40°C to     | ADS8412IBPFBT        | Tape and reel<br>250 |
| ADS8412IB      | −3.5 ~ 3.5                                | <b>−1~+2</b>                               |                                            | 48 Pin TQFP     | PFB                   | 85°C                      | ADS8412IBPFBR           | Tape and reel<br>1000          |              |                      |                      |

NOTE: For the most current specifications and package information, refer to our website at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                                                | +IN to AGND                 |                      | -0.4 V to +VA + 0.1 V                                   |
|----------------------------------------------------------------|-----------------------------|----------------------|---------------------------------------------------------|
| Voltage                                                        | -IN to AGND                 |                      | -0.4 V to +VA + 0.1 V                                   |
|                                                                | +VA to AGND                 |                      | –0.3 V to 7 V                                           |
| Voltage range                                                  | +VBD to BDGN                | )                    | –0.3 V to 7 V                                           |
|                                                                | +VA to +VBD                 |                      | −0.3 V to 2.55 V                                        |
| Digital input voltage to BDGND                                 |                             |                      | -0.3 V to +VBD + 0.3 V                                  |
| Digital output voltage to BDGND                                |                             |                      | -0.3 V to +VBD + 0.3 V                                  |
| Operating free-air temperature range, T <sub>A</sub>           |                             |                      | −40°C to 85°C                                           |
| Storage temperat                                               | ure range, T <sub>Stg</sub> |                      | −65°C to 150°C                                          |
| Junction tempera                                               | ture (T <sub>J</sub> max)   |                      | 150°C                                                   |
| TQFP package Power dissipation<br>θ <sub>JA</sub> thermal impe |                             | n                    | (Т <sub>Ј</sub> Мах – Τ <sub>Α</sub> )/θ <sub>Ј</sub> Α |
|                                                                |                             | edance               | 86°C/W                                                  |
|                                                                |                             | Vapor phase (60 sec) | 215°C                                                   |
| Lead temperature, soldering                                    |                             | Infrared (15 sec)    | 220°C                                                   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



## **SPECIFICATIONS**

 $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ , +VA = 5 V, +VBD = 3 V or 5 V,  $V_{ref} = 4.096$  V,  $f_{SAMPLE} = 2$  MHz (unless otherwise noted)

| PARAMETER                            | PARAMETER |                                                                                | MIN                 | TYP                 | MAX                    | UNIT   |  |
|--------------------------------------|-----------|--------------------------------------------------------------------------------|---------------------|---------------------|------------------------|--------|--|
| Analog Input                         |           |                                                                                | -                   |                     |                        | L      |  |
| Full-scale input voltage (see Note 1 | )         | +ININ                                                                          | -V <sub>ref</sub>   |                     | V <sub>ref</sub>       | V      |  |
|                                      |           | +IN                                                                            | -0.2                |                     | V <sub>ref</sub> + 0.2 |        |  |
| Absolute input voltage               |           | -IN                                                                            | -0.2                |                     | V <sub>ref</sub> + 0.2 | V      |  |
| ommon-mode input range ADS8412I      |           |                                                                                | $(V_{ref}/2) - 0.2$ | V <sub>ref</sub> /2 | $(V_{ref}/2) + 0.2$    | V      |  |
| Input capacitance                    | ·         |                                                                                |                     | 25                  |                        | pF     |  |
| Input leakage current                |           |                                                                                |                     | 0.5                 |                        | nA     |  |
| System Performance                   |           |                                                                                |                     |                     |                        |        |  |
| Resolution                           |           |                                                                                |                     | 16                  |                        | Bits   |  |
|                                      | ADS8412I  |                                                                                | 15                  |                     |                        | D.:    |  |
| No missing codes                     | ADS8412IB |                                                                                | 16                  |                     |                        | Bits   |  |
| Integral linearity                   | ADS8412I  |                                                                                | -6                  | ±4                  | 6                      |        |  |
| (see Notes 2 and 3)                  | ADS8412IB |                                                                                | -3.5                | ±2                  | 3.5                    | LSB    |  |
| <b>D</b>                             | ADS8412I  |                                                                                | -2                  | ±1                  | 3                      |        |  |
| Differential linearity               | ADS8412IB |                                                                                | -1                  | ±0.8                | 2                      | LSB    |  |
| Officet course (see Note 4)          | ADS8412I  |                                                                                | -3                  | ±1                  | 3                      | mV     |  |
| Offset error (see Note 4)            | ADS8412IB |                                                                                | -1.5                | ±0.5                | 1.5                    | mV     |  |
| O-i( Note 4 15)                      | ADS8412I  |                                                                                | -0.15               |                     | 0.15                   | 0/50   |  |
| Gain error (see Notes 4 and 5)       | ADS8412IB |                                                                                | -0.098              |                     | 0.098                  | %FS    |  |
|                                      | ·         | At dc (±0.2 V around V <sub>ref</sub> /2)                                      |                     | 80                  |                        | 15     |  |
| Common-mode rejection ratio          |           | $+ININ = 1 V_{pp}$ at 1 MHz                                                    |                     | 80                  |                        | dB     |  |
| Noise                                |           |                                                                                |                     | 60                  |                        | μV RMS |  |
| DC Power supply rejection ratio      |           | At 7FFFh output code,<br>+VA = 4.75 V to 5.25 V,<br>Vref = 4.096 V, See Note 4 |                     | 1                   |                        | LSB    |  |
| Sampling Dynamics                    |           |                                                                                | •                   |                     |                        |        |  |
| Conversion time                      |           |                                                                                |                     |                     | 360                    | ns     |  |
| Acquisition time                     |           |                                                                                | 100                 |                     |                        | ns     |  |
| Throughput rate                      |           |                                                                                |                     |                     | 2                      | MHz    |  |
| Aperture delay                       |           |                                                                                |                     | 2                   |                        | ns     |  |
| Aperture jitter                      |           |                                                                                |                     | 25                  |                        | ps     |  |
| Step response                        |           |                                                                                |                     | 100                 |                        | ns     |  |
| Overvoltage recovery                 |           |                                                                                |                     | 100                 |                        | ns     |  |

<sup>(1)</sup> Ideal input span, does not include gain or offset error.
(2) LSB means least significant bit
(3) This is endpoint INL, not best fit

<sup>(4)</sup> Measured relative to an ideal full-scale input (+IN - -IN) of 8.192 V

<sup>(5)</sup> This specification does not include the internal reference voltage error and drift.



## **SPECIFICATIONS (CONTINUED)**

 $T_A = -40^{\circ}\text{C}$  to 85°C, +VA = +5 V, +VBD = 3 V or 5 V,  $V_{ref} = 4.096$  V,  $f_{SAMPLE} = 2$  MHz (unless otherwise noted)

| PA                                                               | RAMETER              | TEST CONDITIONS                                | MIN        | TYP              | MAX       | UNIT  |
|------------------------------------------------------------------|----------------------|------------------------------------------------|------------|------------------|-----------|-------|
| Dynamic Characteristics                                          | 3                    | •                                              |            |                  |           |       |
|                                                                  |                      | V <sub>IN</sub> = 8 V <sub>pp</sub> at 100 kHz |            | -95              |           | dB    |
| Total harmonic distortion (THD) (see Note 1)                     |                      | $V_{IN} = 8 V_{pp}$ at 500 kHz                 |            | -90              |           | dB    |
| Signal-to-noise ratio (SNR                                       | )                    | $V_{IN} = 8 V_{pp}$ at 100 kHz                 |            | 90               |           | dB    |
| Signal-to-noise + distortion                                     | n (SINAD)            | V <sub>IN</sub> = 8 V <sub>pp</sub> at 100 kHz |            | 88               |           | dB    |
| 0                                                                | (OEDD)               | $V_{IN} = 8 V_{pp}$ at 100 kHz                 |            | 95               |           | dB    |
| Spurious free dynamic ran                                        | ige (SFDR)           | $V_{IN} = 8 V_{pp}$ at 500 kHz                 |            | 93               |           | dB    |
| -3dB Small signal bandwid                                        | dth                  |                                                |            | 5                |           | MHz   |
| External Voltage Referer                                         | nce Input            |                                                |            |                  |           |       |
| Reference voltage at REF                                         | IN, V <sub>ref</sub> |                                                | 3.9        | 4.096            | 4.2       | V     |
| Reference resistance (see                                        | e Note 2)            |                                                |            | 500              |           | kΩ    |
| Internal Reference Outp                                          | ut                   |                                                | -          |                  |           | l .   |
| Internal reference start-up time                                 |                      | From 95% (+VA), with 1 μF storage capacity     |            |                  | 120       | ms    |
| V <sub>ref</sub> range                                           |                      | IOUT = 0                                       | 4.065      | 4.096            | 4.13      | V     |
| Source Current                                                   |                      | Static load                                    |            |                  | 10        | μΑ    |
| Line Regulation                                                  |                      | +VA = 4.75 ~ 5.25 V                            |            | 0.6              |           | mV    |
| Drift                                                            |                      | IOUT = 0                                       |            | 36               |           | PPM/C |
| Digital Input/Output                                             |                      | •                                              |            |                  |           |       |
| Logic family                                                     |                      |                                                |            | CMOS             |           |       |
|                                                                  | VIH                  | I <sub>IH</sub> = 5 μA                         | +VBD-1     | +                | VBD + 0.3 |       |
|                                                                  | VIL                  | I <sub>I</sub> L = 5 μA                        | -0.3       |                  | 0.8       | V     |
| Logic level                                                      | VOH                  | I <sub>OH</sub> = 2 TTL loads                  | +VBD - 0.6 |                  | +VBD      |       |
|                                                                  | V <sub>OL</sub>      | I <sub>OL</sub> = 2 TTL loads                  | 0          |                  | 0.4       |       |
| Data format                                                      |                      |                                                | C          | 2's<br>omplement |           |       |
| Power Supply Requirem                                            | ents                 | ·                                              |            |                  |           |       |
| Davis and the                                                    | +VBD                 |                                                | 2.7        | 3                | 5.25      | V     |
| Power supply voltage                                             | +VA                  |                                                | 4.75       | 5                | 5.25      | V     |
| +VA Supply current (see Note 3)                                  |                      | f <sub>S</sub> = 2 MHz                         |            | 35               | 40        | mA    |
| Power dissipation (see Note 3)                                   |                      | f <sub>S</sub> = 2 MHz                         |            | 175              | 200       | mW    |
| Temperature Range                                                |                      | •                                              | •          |                  |           | -     |
| Operating free-air                                               |                      |                                                | -40        |                  | 85        | °C    |
| 1) Calculated an the first nine harmonies of the input fraguency |                      | · · · · · · · · · · · · · · · · · · ·          | •          |                  |           |       |

<sup>(1)</sup> Calculated on the first nine harmonics of the input frequency

<sup>(2)</sup> Can vary ±20%

<sup>(3)</sup> This includes only VA+ current. +VBD current is typically 1 mA with 5 pF load capacitance on output pins.



## TIMING CHARACTERISTICS

All specifications typical at  $-40^{\circ}$ C to  $85^{\circ}$ C, +VA = +VBD = 5 V (see Notes 1, 2, and 3)

| tCONV<br>tACQ    | Conversion time                                                                                                                                                                                                         |                        |     |    |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|----|
| taco             |                                                                                                                                                                                                                         |                        | 360 | ns |
| 700              | Acquisition time                                                                                                                                                                                                        | 100                    |     | ns |
| tHOLD            | Sampling capacitor hold time                                                                                                                                                                                            |                        | 25  | ns |
| <sup>t</sup> pd1 | CONVST low to BUSY high                                                                                                                                                                                                 |                        | 40  | ns |
| tpd2             | Propagation delay time, end of conversion to BUSY low                                                                                                                                                                   |                        | 15  | ns |
| t <sub>pd3</sub> | Propagation delay time, from start of conversion (internal state) to rising edge of BUSY                                                                                                                                |                        | 15  | ns |
| t <sub>w1</sub>  | Pulse duration, CONVST low                                                                                                                                                                                              | 20                     |     | ns |
| t <sub>su1</sub> | Setup time, $\overline{\text{CS}}$ low to $\overline{\text{CONVST}}$ low                                                                                                                                                | 0                      |     | ns |
| t <sub>w2</sub>  | Pulse duration, CONVST high                                                                                                                                                                                             | 20                     |     | ns |
|                  | CONVST falling edge jitter                                                                                                                                                                                              |                        | 10  | ps |
| t <sub>w3</sub>  | Pulse duration, BUSY signal low                                                                                                                                                                                         | Min(t <sub>ACQ</sub> ) |     | ns |
| t <sub>w4</sub>  | Pulse duration, BUSY signal high                                                                                                                                                                                        |                        | 360 | ns |
| <sup>t</sup> h1  | Hold time, first data bus data transition (RD low, or CS low for read cycle, or BYTE input changes) after CONVST low                                                                                                    | 40                     |     | ns |
| t <sub>d1</sub>  | Delay time, CS low to RD low                                                                                                                                                                                            | 0                      |     | ns |
| t <sub>su2</sub> | Setup time, RD high to CS high                                                                                                                                                                                          | 0                      |     | ns |
| t <sub>w5</sub>  | Pulse duration, RD low time                                                                                                                                                                                             | 50                     |     | ns |
| t <sub>en</sub>  | Enable time, RD low (or CS low for read cycle) to data valid                                                                                                                                                            |                        | 20  | ns |
| t <sub>d2</sub>  | Delay time, data hold from RD high                                                                                                                                                                                      | 0                      |     | ns |
| t <sub>d3</sub>  | Delay time, BYTE rising edge or falling edge to data valid                                                                                                                                                              | 2                      | 20  | ns |
| t <sub>w6</sub>  | Pulse duration, RD high                                                                                                                                                                                                 | 20                     |     | ns |
| t <sub>w7</sub>  | Pulse duration, CS high time                                                                                                                                                                                            | 20                     |     | ns |
| t <sub>h2</sub>  | Hold time, last RD (or CS for read cycle ) rising edge to CONVST falling edge                                                                                                                                           | 50                     |     | ns |
| tpd4             | Propagation delay time, BUSY falling edge to next RD (or CS for read cycle) falling edge                                                                                                                                | 0                      |     | ns |
| t <sub>su3</sub> | Setup time, BYTE transition to RD falling edge                                                                                                                                                                          | 0                      |     | ns |
| t <sub>h</sub> 3 | Hold time, BYTE transition to RD falling edge                                                                                                                                                                           | 0                      |     | ns |
| t <sub>dis</sub> | Disable time, RD high (CS high for read cycle) to 3-stated data bus                                                                                                                                                     |                        | 20  | ns |
| t <sub>d5</sub>  | Delay time, BUSY low to MSB data valid                                                                                                                                                                                  |                        | 10  | ns |
| t <sub>su4</sub> | Byte transition setup time, from BYTE transition to the next BYTE transition                                                                                                                                            | 50                     |     | ns |
| t <sub>d6</sub>  | Delay time, $\overline{\text{CS}}$ rising edge to BUSY falling edge                                                                                                                                                     | 50                     |     | ns |
| t <sub>d7</sub>  | Delay time, BUSY falling edge to CS rising edge                                                                                                                                                                         | 50                     |     | ns |
| tsu(AB)          | Setup time, from the falling edge of CONVST (used to start the valid conversion) to the next falling edge of CONVST (when CS = 0 and CONVST used to abort) or to the next falling edge of CS (when CS is used to abort) | 60                     | 340 | ns |

<sup>(1)</sup> All input signals are specified with t<sub>r</sub> = t<sub>f</sub> = 5 ns (10% to 90% of +VBD) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2.
(2) See timing diagrams.
(3) All timings are measured with 20 pF equivalent loads on all data bits and BUSY pins.



## TIMING CHARACTERISTICS

All specifications typical at  $-40^{\circ}$ C to  $85^{\circ}$ C, +VA = 5 V, +VBD = 3 V (see Notes 1, 2, and 3)

|                     | PARAMETER                                                                                                                                                                                                               | MIN                    | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|------|
| tCONV               | Conversion time                                                                                                                                                                                                         |                        |     | 360 | ns   |
| tACQ                | Acquisition time                                                                                                                                                                                                        | 100                    |     |     | ns   |
| tHOLD               | Sampling capacitor hold time                                                                                                                                                                                            |                        |     | 25  | ns   |
| <sup>t</sup> pd1    | CONVST low to conversion started (BUSY high)                                                                                                                                                                            |                        |     | 50  | ns   |
| t <sub>pd2</sub>    | Propagation delay time, end of conversion to BUSY low                                                                                                                                                                   |                        |     | 25  | ns   |
| t <sub>pd3</sub>    | Propagation delay time, from start of conversion (internal state) to rising edge of BUSY                                                                                                                                |                        |     | 25  | ns   |
| t <sub>w1</sub>     | Pulse duration, CONVST low                                                                                                                                                                                              | 20                     |     |     | ns   |
| t <sub>su1</sub>    | Setup time, CS low to CONVST low                                                                                                                                                                                        | 0                      |     |     | ns   |
| t <sub>w2</sub>     | Pulse duration, CONVST high                                                                                                                                                                                             | 20                     |     |     | ns   |
|                     | CONVST falling edge jitter                                                                                                                                                                                              |                        |     | 10  | ps   |
| t <sub>w3</sub>     | Pulse duration, BUSY signal low                                                                                                                                                                                         | Min(t <sub>ACQ</sub> ) |     |     | ns   |
| t <sub>w4</sub>     | Pulse duration, BUSY signal high                                                                                                                                                                                        |                        |     | 360 | ns   |
| t <sub>h1</sub>     | Hold time, first data bus transition (RD low, or CS low for read cycle, or BYTE or BUS 16/16 input changes) after CONVST low                                                                                            | 40                     |     |     | ns   |
| <sup>t</sup> d1     | Delay time, CS low to RD low                                                                                                                                                                                            | 0                      |     |     | ns   |
| t <sub>su2</sub>    | Setup time, RD high to CS high                                                                                                                                                                                          | 0                      |     |     | ns   |
| t <sub>w5</sub>     | Pulse duration, RD low                                                                                                                                                                                                  | 50                     |     |     | ns   |
| t <sub>en</sub>     | Enable time, RD low (or CS low for read cycle) to data valid                                                                                                                                                            |                        |     | 30  | ns   |
| t <sub>d2</sub>     | Delay time, data hold from RD high                                                                                                                                                                                      | 0                      |     |     | ns   |
| t <sub>d3</sub>     | Delay time, BYTE rising edge or falling edge to data valid                                                                                                                                                              | 2                      |     | 30  | ns   |
| t <sub>w6</sub>     | Pulse duration, RD high time                                                                                                                                                                                            | 20                     |     |     | ns   |
| t <sub>w7</sub>     | Pulse duration, CS high time                                                                                                                                                                                            | 20                     |     |     | ns   |
| t <sub>h2</sub>     | Hold time, last RD (or CS for read cycle ) rising edge to CONVST falling edge                                                                                                                                           | 50                     |     |     | ns   |
| t <sub>pd4</sub>    | Propagation delay time, BUSY falling edge to next RD (or CS for read cycle) falling edge                                                                                                                                | 0                      |     |     | ns   |
| t <sub>su3</sub>    | Setup time, BYTE transition to RD falling edge                                                                                                                                                                          | 0                      |     |     | ns   |
| th3                 | Hold time, BYTE transition to RD falling edge                                                                                                                                                                           | 0                      |     |     | ns   |
| <sup>t</sup> dis    | Disable time, RD high (CS high for read cycle) to 3-stated data bus                                                                                                                                                     |                        |     | 30  | ns   |
| t <sub>d5</sub>     | Delay time, BUSY low to MSB data valid delay time                                                                                                                                                                       |                        |     | 10  | ns   |
| t <sub>su4</sub>    | Byte transition setup time, from BYTE transition to the next BYTE transition                                                                                                                                            | 50                     |     |     | ns   |
| <sup>t</sup> d6     | Delay time, CS rising edge to BUSY falling edge                                                                                                                                                                         | 50                     |     |     | ns   |
| <sup>t</sup> d7     | Delay time, BUSY falling edge to CS rising edge                                                                                                                                                                         | 50                     |     |     | ns   |
| t <sub>su(AB)</sub> | Setup time, from the falling edge of CONVST (used to start the valid conversion) to the next falling edge of CONVST (when CS = 0 and CONVST used to abort) or to the next falling edge of CS (when CS is used to abort) | 70                     |     | 350 | ns   |

<sup>(1)</sup> All input signals are specified with t<sub>f</sub> = t<sub>f</sub> = 5 ns (10% to 90% of +VBD) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2.
(2) See timing diagrams.
(3) All timings are measured with 10 pF equivalent loads on all data bits and BUSY pins.



## **PIN ASSIGNMENTS**



NC - No connection



## **TERMINAL FUNCTIONS**

| NAME     | NO.                             | I/O |                                                                                                                                                                         | DESCRIPTION                                                                                              | N .                                     |  |  |  |
|----------|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|
| AGND     | 5, 8, 11, 12,<br>14, 15, 44, 45 | -   | Analog ground                                                                                                                                                           | Analog ground                                                                                            |                                         |  |  |  |
| BDGND    | 25, 35                          | _   | Digital ground for bus interfa                                                                                                                                          | rigital ground for bus interface digital supply                                                          |                                         |  |  |  |
| BUSY     | 36                              | 0   | Status output. High when a d                                                                                                                                            | atus output. High when a conversion is in progress.                                                      |                                         |  |  |  |
| BYTE     | 39                              | I   | 0: No fold back                                                                                                                                                         | : Low byte D[7:0] of the 16 most significant bits is folded back to high byte of the 16 most significant |                                         |  |  |  |
| CONVST   | 40                              | I   | Convert start. The falling edg                                                                                                                                          | e of this input ends the acquisi                                                                         | tion period and starts the hold period. |  |  |  |
| CS       | 42                              | I   | Chip select. The falling edge                                                                                                                                           | of this input starts the acquisiti                                                                       | on period.                              |  |  |  |
|          |                                 |     |                                                                                                                                                                         | 8-Bit Bus                                                                                                | 16-Bit Bus                              |  |  |  |
| Data Bus |                                 |     | BYTE = 0                                                                                                                                                                | BYTE = 1                                                                                                 | BYTE = 0                                |  |  |  |
| DB15     | 16                              | 0   | D15 (MSB)                                                                                                                                                               | D7                                                                                                       | D15 (MSB)                               |  |  |  |
| DB14     | 17                              | 0   | D14                                                                                                                                                                     | D6                                                                                                       | D14                                     |  |  |  |
| DB13     | 18                              | 0   | D13                                                                                                                                                                     | D5                                                                                                       | D13                                     |  |  |  |
| DB12     | 19                              | 0   | D12                                                                                                                                                                     | D4                                                                                                       | D12                                     |  |  |  |
| DB11     | 20                              | 0   | D11                                                                                                                                                                     | D3                                                                                                       | D11                                     |  |  |  |
| DB10     | 21                              | 0   | D10                                                                                                                                                                     | D2                                                                                                       | D10                                     |  |  |  |
| DB9      | 22                              | 0   | D9                                                                                                                                                                      | D1                                                                                                       | D9                                      |  |  |  |
| DB8      | 23                              | 0   | D8                                                                                                                                                                      | D0 (LSB)                                                                                                 | D8                                      |  |  |  |
| DB7      | 26                              | 0   | D7                                                                                                                                                                      | All ones                                                                                                 | D7                                      |  |  |  |
| DB6      | 27                              | 0   | D6                                                                                                                                                                      | All ones                                                                                                 | D6                                      |  |  |  |
| DB5      | 28                              | 0   | D5                                                                                                                                                                      | All ones                                                                                                 | D5                                      |  |  |  |
| DB4      | 29                              | 0   | D4                                                                                                                                                                      | All ones                                                                                                 | D4                                      |  |  |  |
| DB3      | 30                              | 0   | D3                                                                                                                                                                      | All ones                                                                                                 | D3                                      |  |  |  |
| DB2      | 31                              | 0   | D2                                                                                                                                                                      | All ones                                                                                                 | D2                                      |  |  |  |
| DB1      | 32                              | 0   | D1                                                                                                                                                                      | All ones                                                                                                 | D1                                      |  |  |  |
| DB0      | 33                              | 0   | D0 (LSB)                                                                                                                                                                | All ones                                                                                                 | D0 (LSB)                                |  |  |  |
| -IN      | 7                               | I   | Inverting input channel                                                                                                                                                 |                                                                                                          |                                         |  |  |  |
| +IN      | 6                               | I   | Non inverting input channel                                                                                                                                             |                                                                                                          |                                         |  |  |  |
| NC       | 3                               | _   | No connection                                                                                                                                                           |                                                                                                          |                                         |  |  |  |
| REFIN    | 1                               | I   | Reference input                                                                                                                                                         |                                                                                                          |                                         |  |  |  |
| REFM     | 47, 48                          | I   | Reference ground                                                                                                                                                        |                                                                                                          |                                         |  |  |  |
| REFOUT   | 2                               | 0   | Reference output. Add 1 µF capacitor between the REFOUT pin and REFM pin when internal reference is used.                                                               |                                                                                                          |                                         |  |  |  |
| RESET    | 38                              | I   | Current conversion is aborted and output latches are cleared (set to zeros) when this pin is asserted low. RESET works independantly of CS.                             |                                                                                                          |                                         |  |  |  |
| RD       | 41                              | I   | Synchronization pulse for the parallel output. When $\overline{\text{CS}}$ is low, this serves as the output enable and puts the previous conversion result on the bus. |                                                                                                          |                                         |  |  |  |
| +VA      | 4, 9, 10, 13,<br>43, 46         | -   | Analog power supplies, 5-V dc                                                                                                                                           |                                                                                                          |                                         |  |  |  |
| +VBD     | 24, 34, 37                      | _   | Digital power supply for bus                                                                                                                                            |                                                                                                          |                                         |  |  |  |



## **TIMING DIAGRAMS**



†Signal internal to device

Figure 1. Timing for Conversion and Acquisition Cycles With  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  Toggling





Figure 2. Timing for Conversion and Acquisition Cycles With  $\overline{\text{CS}}$  Toggling,  $\overline{\text{RD}}$  Tied to BDGND





†Signal internal to device

Figure 3. Timing for Conversion and Acquisition Cycles With  $\overline{\text{CS}}$  Tied to BDGND,  $\overline{\text{RD}}$  Toggling





<sup>†</sup>Signal internal to device

Figure 4. Timing for Conversion and Acquisition Cycles With  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  Tied to BDGND—Auto Read



Figure 5. Detailed Timing for Read Cycles



## TYPICAL CHARACTERISTICS†





Figure 7



Figure 8



Figure 9

 $^{\dagger}$  At  $-40^{\circ}$ C to  $85^{\circ}$ C, +VA = 5 V, +VBD = 5 V, REFIN = 4.096 V (internal reference used) and  $f_{sample}$  = 2 MHz (unless otherwise noted)

SFDR - Spurious Free Dynamic Range - dB

97

96.5

-40

-20

0



## SPURIOUS FREE DYNAMIC RANGE vs FREE-AIR TEMPERATURE 101 $f_i = 100 \text{ kHz},$ 100.5 +VA = 5 V+VBD = 3.3 V,100 Internal Reference 99.5 99 98.5 98 97.5

20

T<sub>A</sub> – Free-Air Temperature – °C Figure 10

40

80

60







Figure 12

Figure 13









Figure 16

## SPURIOUS FREE DYNAMIC RANGE



## SUPPLY CURRENT vs



Figure 17







## INTERNAL VOLTAGE REFERENCE FREE-AIR TEMPERATURE 4.091 +VA = 5 V4.090 +VBD = 3.3 V Internal Voltage Reference - V 4.089 4.088 4.087 4.086 4.085 4.084 -40 -20 20 80 T<sub>A</sub> - Free-Air Temperature - °C



Figure 20

Figure 21











Figure 24

Figure 25









Figure 28



## **APPLICATION INFORMATION**

## MICROCONTROLLER INTERFACING

#### ADS8412 to 8-Bit Microcontroller Interface

Figure 29 shows a parallel interface between the ADS8412 and a typical microcontroller using the 8-bit data bus. The BUSY signal is used as a falling-edge interrupt to the microcontroller.



Figure 29. ADS8412 Application Circuitry (using external reference)



Figure 30. Use Internal Reference



#### PRINCIPLES OF OPERATION

The ADS8412 is a high-speed successive approximation register (SAR) analog-to-digital converter (ADC). The architecture is based on charge redistribution, which inherently includes a sample/hold function. See Figure 29 for the application circuit for the ADS8412.

The conversion clock is generated internally. The conversion time of 360 ns is capable of sustaining a 2-MHz throughput.

The analog input is provided to two input pins: +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

#### REFERENCE

The ADS8412 can operate with an external reference with a range from 3.9 V to 4.2 V. A 4.096-V internal reference is included. When internal reference is used, pin 2 (REFOUT) should be connected to pin 1 (REFIN) with an 0.1  $\mu$ F decoupling capacitor and 1  $\mu$ F storage capacitor between pin 2 (REFOUT) and pins 47 and 48 (REFM) (see Figure 33). The internal reference of the converter is double buffered. If an external reference is used, the second buffer provides isolation between the external reference and the CDAC. This buffer is also used to recharge all of the capacitors of the CDAC during conversion. Pin 2 (REFOUT) can be left unconnected (floating) if external reference is used.

#### **ANALOG INPUT**

When the converter enters the hold mode, the voltage difference between the +IN and –IN inputs is captured on the internal capacitor array. Both +IN and –IN input has a range of -0.2 V to  $V_{ref}$  + 0.2 V. The input span (+IN – (–IN)) is limited to  $-V_{ref}$  to  $V_{ref}$ .

The input current on the analog inputs depends upon a number of factors: sample rate, input voltage, and source impedance. Essentially, the current into the ADS8412 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (25 pF) to an 16-bit settling level within the acquisition time (100 ns) of the device. When the converter goes into the hold mode, the input impedance is greater than 1  $G\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the +IN and -IN inputs and the span (+IN - (-IN)) should be within the limits specified. Outside of these ranges, the converter's linearity may not meet specifications. To minimize noise, low bandwidth input signals with low-pass filters should be used.

Care should be taken to ensure that the output impedance of the sources driving +IN and -IN inputs are matched. If this is not observed, the two inputs could have different setting time. This may result in offset error, gain error and linearity error which varies with temperature and input voltage.

A typical input circuit using TI's THS4503 is shown Figure 31. Input from a single-ended source may be converted into differential signal for ADS8412 as shown in the figure. In case the source itself is differential then THS4503 may be used in differential input and differential output mode.





R<sub>G</sub>, R<sub>S</sub>, and R<sub>T</sub> should be chosen such that R<sub>G+</sub> R<sub>S</sub>  $\parallel$  R<sub>T</sub> = 1 k  $\Omega$ 

 $V_{OCM} = 2 V$ ,  $+V_{CC} = 7 V$ , and  $-V_{CC} = -7 V$ 

Figure 31. Using THS4503 With ADS8412

#### **DIGITAL INTERFACE**

#### **Timing And Control**

See the timing diagrams in the specifications section for detailed information on timing signals and their requirements.

The ADS8412 uses an internal oscillator generated clock which controls the conversion rate and in turn the throughput of the converter. No external clock input is required.

Conversions are initiated by bringing the  $\overline{\text{CONVST}}$  pin low for a minimum of 20 ns (after the 20 ns minimum requirement has been met, the  $\overline{\text{CONVST}}$  pin can be brought high), while  $\overline{\text{CS}}$  is low. The ADS8412 switches from the sample to the hold mode on the falling edge of the  $\overline{\text{CONVST}}$  command. A clean and low jitter falling edge of this signal is important to the performance of the converter. The BUSY output is brought high after  $\overline{\text{CONVST}}$  goes low. BUSY stays high throughout the conversion process and returns low when the conversion has ended.

Sampling starts with the falling edge of the BUSY signal when  $\overline{CS}$  is tied low or starts with the falling edge of  $\overline{CS}$  when BUSY is low.

Both  $\overline{RD}$  and  $\overline{CS}$  can be high during and before a conversion with one exception ( $\overline{CS}$  must be low when  $\overline{CONVST}$  goes low to initiate a conversion). Both the  $\overline{RD}$  and  $\overline{CS}$  pins are brought low in order to enable the parallel output bus with the conversion.

## **Reading Data**

The ADS8412 outputs full parallel data in two's complement format as shown in Table 1. The parallel output is active when  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  are both low. There is a minimal quiet zone requirement around the falling edge of  $\overline{\text{CONVST}}$ . This is 50 ns prior to the falling edge of  $\overline{\text{CONVST}}$  and 40 ns after the falling edge. No data read should be attempted within this zone. Any other combination of  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  sets the parallel output to 3-state. BYTE is used for multiword read operations. BYTE is used whenever lower bits of the conversion result are output on the higher byte of the bus. Refer to Table 1 for ideal output codes.

Table 1. Ideal Input Voltages and Output Codes

| DESCRIPTION                 | ANALOG VALUE                 | DIGITAL OUTPUT      |          |  |
|-----------------------------|------------------------------|---------------------|----------|--|
| Full Scale Range            | 2(+V <sub>ref</sub> )        | TWOS COMPLEMENT     |          |  |
| Least significant bit (LSB) | 2(+V <sub>ref</sub> )/65536  | BINARY CODE         | HEX CODE |  |
| +Full scale                 | (+V <sub>ref</sub> ) – 1 LSB | 0111 1111 1111 1111 | 7FFF     |  |
| Midscale                    | 0 V                          | 0000 0000 0000 0000 | 0000     |  |
| Midscale – 1 LSB            | 0 V – 1 LSB                  | 1111 1111 1111 1111 | FFFF     |  |
| -Full scale                 | (-V <sub>ref</sub> )         | 1000 0000 0000 0000 | 8000     |  |



The output data is a full 16-bit word (D15-D0) on DB15-DB0 pins (MSB-LSB) if BYTE is low.

The result may also be read on an 8-bit bus for convenience. This is done by using only pins DB15–DB8. In this case two reads are necessary: the first as before, leaving BYTE low and reading the 8 most significant bits on pins DB15–DB8, then bringing BYTE high. When BYTE is high, the low bits (D7–D0) appears on pins DB15–D8.

These multiword read operations can be done with multiple active  $\overline{RD}$  (toggling) or with  $\overline{RD}$  tied low for simplicity.

 DATA READ OUT

 DB15-DB8 Pins
 DB7-DB0 Pins

 High
 D7-D0
 All one's

 Low
 D15-D8
 D7-D0

**Table 2. Conversion Data Readout** 

## RESET

RESET is an asynchronous active low input signal (that works independently of  $\overline{CS}$ ). Minimum RESET low time is 25 ns. Current conversion will be aborted no later than 50 ns after the converter is in the reset mode. In addition, all output latches are cleared (set to zero's) after RESET. The converter goes back to normal operation mode no later than 20 ns after RESET input is brought high.

The converter starts the first sampling period 20 ns after the rising edge of RESET. Any sampling period except for the one immediately after a RESET is started with the falling edge of the previous BUSY signal or the falling edge of CS, whichever is later.

Another way to reset the device is through the use of the combination of  $\overline{CS}$  and  $\overline{CONVST}$ . This is useful when the dedicated  $\overline{RESET}$  pin is tied to the system reset but there is a need to abort only the conversion in a specific converter. Since the BUSY signal is held high during the conversion, either one of these conditions triggers an internal self-clear reset to the converter just the same as a reset via the dedicated  $\overline{RESET}$  pin. The reset does not have to be cleared as for the dedicated  $\overline{RESET}$  pin. A reset can be started with either of the two following steps.

- Issue a CONVST when CS is low and a conversion is in progress. The falling edge of CONVST must satisfy the timing as specified by the timing parameter t<sub>su(AB)</sub> mentioned in the timing characteristics table to ensure a reset. The falling edge of CONVST starts a reset. Timing is the same as a reset using the dedicated RESET pin except the instance of the falling edge is replaced by the falling edge of CONVST.
- Issue a CS while a conversion is in progress. The falling edge of CS must satisfy the timing as specified by the timing parameter t<sub>su(AB)</sub> mentioned in the timing characteristics table to ensure a reset. The falling edge of CONVST starts a reset. The falling edge of CS causes a reset. Timing is the same as a reset using the dedicated RESET pin except the instance of the falling edge is replaced by the falling edge of CS.

## POWER-ON INITIALIZATION

RESET is not required after power on. An internal power-on reset circuit generates the reset. To ensure that all of the registers are cleared, three conversion cycles must be given to the converter after power on.

#### LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS8412 circuitry.

As the ADS8412 offers single-supply operation, it is often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to achieve good performance from the converter.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections and digital inputs that occur just prior to latching the output of the analog comparator. Thus, driving any single conversion for an n-bit SAR converter, there are at least n *windows* in which large external transient voltages can affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, or high power devices.

The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event.



On average, the ADS8412 draws very little current from an external reference, as the reference voltage is internally buffered. If the reference voltage is external and originates from an op amp, make sure that it can drive the bypass capacitor or capacitors without oscillation. A 0.1- $\mu$ F bypass capacitor and 1- $\mu$ F storage capacitor are recommended from pin 1 (REFIN) directly to pin 48 (REFM). REFM and AGND should be shorted on the same ground plane under the device.

The AGND and BDGND pins should be connected to a clean ground point. In all cases, this should be the analog ground. Avoid connections which are close to the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout consists of an analog ground plane dedicated to the converter and associated analog circuitry.

As with the AGND connections, +VA should be connected to a 5-V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. Power to the ADS8412 should be clean and well bypassed. A 0.1- $\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. See Table 3 for the placement of the capacitor. In addition, a 1- $\mu$ F to 10- $\mu$ F capacitor is recommended. In some situations, additional bypassing may be required, such as a 100- $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the 5-V supply, removing the high frequency noise.

**Table 3. Power Supply Decoupling Capacitor Placement** 

| POWER SUPPLY PLANE                                            | CONVERTED ANALOGOUS                                 | CONVERTER DIGITAL SIDE |  |
|---------------------------------------------------------------|-----------------------------------------------------|------------------------|--|
| SUPPLY PINS                                                   | CONVERTER ANALOG SIDE                               |                        |  |
| Pin pairs that require shortest path to decoupling capacitors | (4,5), (8,9), (10,11), (13,15),<br>(43,44), (45,46) | (24,25), (34, 35)      |  |
| Pins that require no decoupling                               | 12, 14                                              | 37                     |  |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated